No.44, 100 feet road, Natesan Nagar Pondicherry

Contact: +91 9962588976/9566475911

Websites: <u>https://www.lemenizinfotech.com/ / https://ieeemaster.com/</u>

Mail to: <a href="mailto:info@lemenizinfotech.com">info@lemenizinfotech.com</a> / <a href="mailto:projects@lemenizinfotech.com">projects@lemenizinfotech.com</a>



| S.No | IEEE 2021-2022 VLSI Project<br>Titles                                                             | Domain | Year |
|------|---------------------------------------------------------------------------------------------------|--------|------|
| 1    | Capacitive Modeling of Cylindrical Surrounding Double-                                            | VLSI   | 2021 |
|      | Gate MOSFETs for Hybrid RF Applications                                                           |        |      |
| 2    | Dielectric-Modulated Bulk-Planar Junctionless Field-<br>Effect                                    | VLSI   | 2021 |
|      | Transistor for Biosensing Applications                                                            |        |      |
| 3    | Fast and Accurate Estimation of Statistical Eye Diagram<br>for<br>Nonlinear High-Speed Links      | VLSI   | 2021 |
| 4    | Cost-Effective Test Screening Method on 40-nm Embedded<br>SRAMs for Low-Power MCUs                | VLSI   | 2021 |
| 5    | Reusable Delay Path Synthesis for Lightening<br>Asynchronous<br>Pipeline Controller               | VLSI   | 2021 |
| 6    | Novel Architecture for Lifting Discrete Wavelet Packet<br>Transform With Arbitrary Tree Structure | VLSI   | 2021 |

No.44, 100 feet road, Natesan Nagar Pondicherry

Contact: +91 9962588976/9566475911

Websites: https://www.lemenizinfotech.com/ / https://ieeemaster.com/

Mail to: <a href="mailto:info@lemenizinfotech.com">info@lemenizinfotech.com</a> / <a href="mailto:projects@lemenizinfotech.com">projects@lemenizinfotech.com</a>

## LeMeniz Technologies Private Limited

| 7  | PWL-Based Architecture for the Logarithmic                                            | VLSI | 2021 |
|----|---------------------------------------------------------------------------------------|------|------|
|    | Computation                                                                           |      |      |
|    | of Floating-Point Numbers                                                             |      |      |
| 8  | Functional Constraints in the Selection of Two-Cycle Gate-                            | VLSI | 2021 |
|    | Exhaustive Faults for Test Generation                                                 |      |      |
| 9  | An Efficient Parallel Processor for Dense Tensor                                      | VLSI | 2021 |
|    | Computation                                                                           |      |      |
| 10 | A 13-bit 312.5-MS/s Pipelined SAR ADC With Open-Loop                                  | VLSI | 2021 |
|    | Integrator-Based Residue Amplifier and Gain-                                          |      |      |
|    | Stabilized Integration Time Generation                                                |      |      |
| 11 | PhaseCamouflage: Leveraging Adiabatic Operation<br>to Thwart Reverse Engineering      | VLSI | 2021 |
| 12 | Cryptographic Accelerators for Digital Signature Based<br>on Ed25519                  | VLSI | 2021 |
| 13 | A Three-Stage Comparator and Its Modified Version<br>With Fast Speed and Low Kickback | VLSI | 2021 |

No.44, 100 feet road, Natesan Nagar Pondicherry

Contact: +91 9962588976/9566475911

Websites: https://www.lemenizinfotech.com/ / https://ieeemaster.com/

Mail to: info@lemenizinfotech.com / projects@lemenizinfotech.com



Т

| 14 | A 120–150 GHz Power Amplifier in 28-nm CMOS<br>Achieving 21.9-dB Gain and 11.8-dBm Psat for Sub-THz<br>Imaging System                 | VLSI | 2021 |
|----|---------------------------------------------------------------------------------------------------------------------------------------|------|------|
| 15 | A Bidirectional Nonlinearly Coupled QVCO With<br>Passive Phase Interpolation for Multiphase Signals<br>Generation                     | VLSI | 2021 |
| 16 | ASSURE: RTL Locking Against an Untrusted Foundry                                                                                      | VLSI | 2021 |
| 17 | Architectural Exploration for Energy-Efficient Fixed-Point<br>Kalman Filter VLSI Design                                               | VLSI | 2021 |
| 18 | Droplet Transportation in MEDA-Based Biochips: An<br>Enhanced Technique for Intelligent Cross-<br>Contamination<br>Avoidance          | VLSI | 2021 |
| 19 | Parallel and Flexible 5G LDPC Decoder Architecture   Targeting FPGA                                                                   | VLSI | 2021 |
| 20 | High-Performance Logic-on-Memory Monolithic 3-D IC     Designs for Arm Cortex-A Processors                                            | VLSI | 2021 |
| 21 | DOVA PRO: A Dynamic Overwriting VoltageAdjustment Technique for STT-MRAM L1 CacheConsidering DielectricBreakdown Effect               | VLSI | 2021 |
| 22 | An Ultralow-Power OOK/BFSK/DBPSK Wake-Up<br>Receiver<br>Based on Injection-Locked Oscillator                                          | VLSI | 2021 |
| 23 | Development of a Photoelectric Adjustment System With   Extended Range for Fluorescence   Immunochromatographic   Assay Strip Readers | VLSI | 2021 |

No.44, 100 feet road, Natesan Nagar Pondicherry

Contact: +91 9962588976/9566475911

Websites: https://www.lemenizinfotech.com/ / https://ieeemaster.com/

Mail to: info@lemenizinfotech.com / projects@lemenizinfotech.com



## LeMeniz Technologies Private Limited

| 24 | AI-Powered Terahertz VLSI Testing Technology for<br>Ensuring<br>Hardware Security and Reliability    | VLSI | 2021 |
|----|------------------------------------------------------------------------------------------------------|------|------|
| 25 | A Generalized Power Supply Induced Jitter Model Based<br>on<br>Power Supply Rejection Ratio Response | VLSI | 2021 |
| 26 | Enabling Write-Reduction Multiversion Scheme With<br>Efficient Dual-Range Query Over NVRAM           | VLSI | 2021 |
| 27 | Converter-Free Power Delivery Using Voltage Stacking for<br>Near/Subthreshold Operation              | VLSI | 2021 |

No.44, 100 feet road, Natesan Nagar Pondicherry

Contact: +91 9962588976/9566475911

Websites: https://www.lemenizinfotech.com/ / https://ieeemaster.com/

Mail to: info@lemenizinfotech.com / projects@lemenizinfotech.com



| 28 | An Efficient VLSI Architecture for FastICA by Using the     | VLSI | 2021 |
|----|-------------------------------------------------------------|------|------|
|    | Algebraic Jacobi Method for EVD                             |      |      |
| 29 | A 3-Phase Resonant Switched-Capacitor Converter for<br>Data | VLSI | 2021 |
|    | Center 48-V Rack Power Distribution                         |      |      |
| 30 | On the Design of a Fault-Tolerant Scalable Three            | VLSI | 2021 |
|    | Dimensional NoC-Based Digital Neuromorphic System           |      |      |
|    | With On-Chip Learning                                       |      |      |
| 31 | Splitter Trees in Single Flux Quantum Circuits              | VLSI | 2021 |
| 32 | Analytical Modeling of Jitter in Bang-Bang CDR Circuits     | VLSI | 2021 |
|    | Featuring Phase Interpolation                               |      |      |
| 33 | ARXON: A Framework for Approximate Communication            | VLSI | 2021 |
|    | Over Photonic Networks-on-Chip                              |      |      |
| 34 | A 32-Gb/s PAM-4 SST Transmitter With Four-Tap FFE<br>Using  | VLSI | 2021 |
|    | High-Impedance Driver in 28-nm FDSOI                        |      |      |
| 35 | Design of FPGA-Implemented Reed–Solomon Erasure             | VLSI | 2021 |
|    | Code (RS-EC) Decoders With Fault Detection and              |      |      |
|    | Location on                                                 |      |      |
|    | User Memory                                                 |      |      |
| 36 | An Efficient 3D ReRAM Convolution Processor Design for      | VLSI | 2021 |
|    | Binarized Weight Networks                                   |      |      |
| 37 | A 64.1mW Accurate Real-Time Visual Object Tracking          | VLSI | 2021 |
|    | Processor With Spatial Early Stopping on Siamese            |      |      |
|    | Network                                                     |      |      |
| 38 | A 43.1TOPS/W Energy-Efficient Absolute-                     | VLSI | 2021 |
|    | Difference- Accumulation Operation Computing-               |      |      |
|    | In-Memory With                                              |      |      |
|    | Computation Reuse                                           |      |      |

No.44, 100 feet road, Natesan Nagar Pondicherry

Contact: +91 9962588976/9566475911

Websites: https://www.lemenizinfotech.com/ / https://ieeemaster.com/

Mail to: info@lemenizinfotech.com / projects@lemenizinfotech.com

